### **APB** slave

```
/*APB Slave module*/
module apb(input PCLK, input PRESET, input [3:0] PWAIT, input PSEL, input PENABLE, input [7:0] PADDR, input
PWRITE,
                   input [31:0] PWDATA, input [31:0] MEMRDATA, output logic PREADY, output logic [31:0] PRDATA,
output logic [7:0] addr, output logic [31:0] data, output logic ce, output logic wren, output logic rden);
//Counter vars
logic [7:0] count;
logic [7:0] next count;
// Store the current and next state
enum logic [1:0]{
         IDLE = 2'b00,
         ACCESS = 2'b01,
         WAIT = 2'b10,
         WAIT2 = 2'b11
} next state, curr state;
task clearAPB;//Reset APB
         begin
                   assign PREADY = 0;
                  assign PRDATA = 0;
                  assign addr = 0;
                  assign ce = 0;
                  assign wren = 0;
                  assign rden = 0;
                  assign data = 0;//Write Data to Memory
                  next count = PWAIT;//If we have a wait value, wait those additional clock cycles until access
endtask: clearAPB
task readyToRW(input read on, input write on);//Push values for reading and writting to mem
         begin
                   assign wren = write on;
                  assign rden = read on;
                  assign addr = PADDR;
                  assign ce = 1;
         end
endtask:readyToRW
//Current State logic
always ff@(posedge PCLK or negedge PRESET) begin
         if(PRESET) begin
                  curr_state <= IDLE; //If reset -> go to the first state
                  count \le 0;
         else begin
                  curr state <= next state; //go to the next state
                  count <= next count;</pre>
                  end
```

```
end
//Next State Logic
always_comb begin
         case(curr state)
                 IDLE: begin
                           clearAPB;
                           if(PSEL) begin
                                    readyToRW(!PWRITE, PWRITE);//Prepare memory to be read or written to
                                    if(!PWAIT)
                                             next state = ACCESS;// ACESS STATE
                                    else if(PWAIT)
                                             next state = WAIT;// WAIT STATE
                                    else if(!PENABLE)
                                             next_state = next_state.first;//IDLE STATE
                                    end
                           else
                                    next state = next state.first;//IDLE STATE
                  end
                  ACCESS: begin
                           if(!ce) begin
                                    readyToRW(!PWRITE, PWRITE); //IF we are performing another transfer
                           end
                           if(!PSEL && !PENABLE) begin
                                    clearAPB;
                                    next\_state = next\_state.first; //IDLE STATE
                           end
                           else if(next count > 4'b0001) begin
                                    next state = WAIT;//Wait value is greater than 1
                           end
                           else if(PSEL && PENABLE && PWRITE && next count <= 4'b0001) begin // Ready to Write
                                    assign PREADY = 1;
                                    assign PRDATA = 0;//Read Data from Memory
                                    assign data = PWDATA;//Write Data to Memory
                           else if(PSEL && PENABLE && PWRITE == 1'b0 && next count <= 4'b0001) begin // Ready to
Read
                                    assign PREADY = 1;
                                    assign PRDATA = MEMRDATA;//Read Data from Memory
                                    assign data = 0;//Write Data to Memory
                           else begin //PREADY == 1 and another transfer
                                    next state = ACCESS;
                                    clearAPB;
                                    end
                           end
                  WAIT: begin
                           if(!PENABLE) begin
                                    next state = WAIT;//Keep waiting
                           else if(PENABLE) begin
                                    next count = next count - 1;//1 Clock Cycle Passed
                                    if(next count == 0) begin
                                             next state = ACCESS; //All Clock Cycles done so time to read/write
                                    end
                                    else begin
                                             next_state = WAIT2;//Keep waiting
                                    end
```

```
end
                    end
                    WAIT2: begin//This is a 2nd wait state for waits > 2 cycles
                              if(!PENABLE) begin
next_state = WAIT;//Keep waiting
                              end
                              else if(PENABLE) begin

next_count = next_count - 1;//1 Clock Cycle Passed
                                        if(next\_count == 0) begin
                                                  next_state = ACCESS; //All Clock Cycles done so time to read/write
                                        end
                                        else begin
                                                  next_state = WAIT;//Keep waiting
                                        end
                              end
                    end
          endcase
end
endmodule: apb
```

### **Wave Forms**

\*Wave forms are from 2 runs (1 with wait states and 1 without)

#### Write transfer with no wait states





### Write transfer with wait states



# Read transfer with no wait states







# Read transfer with wait states











